March 2007



SEMICONDUCTOR

# SerDes<sup>™</sup> FIN324C 24-Bit Ultra-Low Power Serializer Deserializer Supporting Single and Dual Displays

### Features

- Ultra-Low Operating Power: ~4mA at 5.44MHz
- Supports Dual-Display Implementations with RGB or Microcontroller Interface
- No External Timing Reference Needed
- SPI Mode Support
- Single Device Operates as a Serializer or Deserializer
- Direct Support for Motorola<sup>®</sup>-Style R/W Microcontroller Interface
- Direct Support for Intel<sup>®</sup>-Style /WE, /RE Microcontroller Interface
- 15MHz Maximum Strobe Frequency
- Utilizes Fairchild's Proprietary CTL Serial I/O Technology
- Available in BGA and MLP packages
- Wide Parallel Supply Voltage Range: 1.60 to 3.0V
- Low Power Core Operation: V<sub>DDS/A</sub>=2.5 to 3.0V
- Voltage Translation Capability Across Pair with No External Components
- High ESD protection: >14.5kV HBM
- Power-Saving Burst-Mode Operation

### Applications

- Single or Dual 16/18-Bit RGB Cell Phone Displays
- Single or Dual 16/18-Bit Cell Phone Displays with Microcontroller Interface
- Single or Dual Mobile Display at QVGA or HVGA Resolution

### Description

The FIN324C is a 24-bit serializer / deserializer with dual strobe inputs. The device can be configured as a master or slave device through the master/slave select pin (M/S). This allows for the same device to be used as either a serializer or deserializer, minimizing component types in the system. The dual strobe inputs allow implementation of dual-display systems with a single pair of  $\mu$ SerDes. The FIN324C can accommodate RGB, microcontroller, or SPI mode interfaces. Read and write transactions are supported when operating with a Motorola-style microcontroller interface for one or both displays. Unlike other SerDes solutions, no external timing reference is required for operation.

The FIN324C is designed for ultra-low power operation. Reset (/RES) and standby (/STBY) signals put the device in an ultra-low power state. In standby mode, the outputs of the slave device maintain state, allowing the system to resume operation from the last-known state.

The device utilizes Fairchild's proprietary ultra-low power, low-EMI Current Transfer Logic<sup>™</sup> (CTL) technology. The serial interface disables between transactions to minimize EMI at the fundamental serial interface and to conserve power. LV-CMOS parallel output buffers have been implemented with slew rate control to adjust for capacitive loading and to minimize EMI.

The serialization bit clock is generated internally to the FIN324C. The minimum bit clock frequency is always great enough to handle the maximum strobe frequency.

### **Related Application Notes**

- AN-5058 µSerDes<sup>™</sup> Family Frequently Asked Questions
- AN-5061 µSerDes<sup>™</sup> Layout Guidelines
- AN-6047 FIN324C Reset and Standby

# **Ordering Information**

| Order<br>Number | Package | Pb-Free | Operating<br>Temperature<br>Range | Package Description                                                                                           | Packing Method |
|-----------------|---------|---------|-----------------------------------|---------------------------------------------------------------------------------------------------------------|----------------|
| FIN324CMLX      | MLP040A | Yes     | -30 C to 70 C                     | 40-Terminal Molded Leadless Package (MLP), Quad, JEDEC MO-220, 6mm Square                                     | Tape & Reel    |
| FIN324CGFX      | BGA42A  | Yes     | -30 C to 70 C                     | 42-Ball, Ultra Small Scale Ball Grid Array (USS-<br>BGA), JEDEC MO-195, 3.5 x 4.5mm Wide,<br>0.5mm Ball Pitch | Tape & Reel    |

# **Typical Application Diagram**



Figure 1. Typical Application Diagram

# **Pin Definitions**

| Pin                            | I/О<br>Туре | #<br>Pins | Description of Signals                                                                                                                                                   |
|--------------------------------|-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chip-Level Contro              | ol Signals  | •         |                                                                                                                                                                          |
| M/S                            | IN          | 1         | LV-CMOS Master/Slave Control Input:<br>M/S=1 MASTER, M/S =0 SLAVE                                                                                                        |
| /RES                           | IN          | 1         | LV_CMOS RESET signal and power-down signal<br>/RES=0: Resets and powers down all circuitry<br>/RES=1: Device enabled                                                     |
| /STBY(SLEW)                    | IN          | 1         | LV-CMOS standby signal or output slew rate signal:<br>M/S=1: /STBY<br>M/S=0: RSLEW<br>/STBY=0: Device powered down<br>RSLEW=1: Fast edge rate<br>RSLEW=0: Slow edge rate |
|                                |             |           | LV-CMOS parallel / SPI display interface                                                                                                                                 |
| PAR/SPI                        | IN          | 1         | Tells the SerDes it is interfacing with a sub-display with a SPI interface<br>PAR/SPI=1: Parallel Interface<br>PAR/SPI=0: SPI Interface using STRB0(WCLK0)               |
|                                |             |           | LV-CMOS Input: Master clock source select input.                                                                                                                         |
| CKSEL(H)                       | IN          | 1         | When M/S=1: CKSEL (passed in serial stream)<br>CKSEL=1: STRB1(WCLK1) Active<br>CKSEL=0: STRB0(WCLK0) Active                                                              |
|                                |             |           | When M/S=0: This pin must be tied to VDDP.                                                                                                                               |
| Parallel Interface             | Signals Ma  | ster Fund | ctionality (Slave Functionality)                                                                                                                                         |
| DP[17:0]                       | I/O         | 18        | LV-CMOS data I/O. I/O direction controlled by M/S pin and R/W internal state.                                                                                            |
| DP[6]({SCLK})<br>DP[7]({SDAT}) | 1/0         | 10        | DP[6] SPI mode SCLK signal pin when PAR/SPI=0 (Slave Only)<br>DP[7] SPI mode SDAT signal pin when PAR/SPI=0(Slave Only)                                                  |
| CNTL[5:0]<br>{SCLK}CNTL[5]     | I/O         | 6         | LV-CMOS data I/O. I/O direction controlled by M/S pin<br>M/S=1: Inputs<br>M/S=0: Outputs                                                                                 |
| {SDAT}CNTL[4]                  |             |           | In SPI mode, CNTL[5] is SCLK; CNTL[4] is SDAT for master and slave                                                                                                       |
| R/W                            | I/O         | 1         | LV-CMOS data I/O. I/O direction controlled by M/S pin.<br>M/S=1: Input<br>M/S=0: Output<br>Functional operation:<br>R/W=1: Read                                          |
|                                |             |           | R/W=0: Write                                                                                                                                                             |
| STRB0(WCLK0)                   | I/O         | 1         | LV-CMOS data I/O. Function controlled by M/S pin.<br>M/S=1: STRB0 Input<br>M/S=0: WCLK0 Output                                                                           |
| STRB1(WCLK1)                   | I/O         | 1         | LV-CMOS Data I/O. Function controlled by M/S pin.<br>M/S=1: STRB1 Input<br>M/S=0: WCLK1 Output                                                                           |

| Serial I/O Signals     | Serial I/O Signals Normal Functionality |   |                                                                         |  |  |  |  |
|------------------------|-----------------------------------------|---|-------------------------------------------------------------------------|--|--|--|--|
| CKS+(DS+)<br>CKS-(DS-) | Diff<br>Serial<br>I/O                   | 2 | Bi-directional serial I/O<br>CKS+/CKS- when M/S=1<br>DS+/DS- when M/S=0 |  |  |  |  |
| DS+(CKS+)<br>DS-(CKS-) | Diff<br>Serial<br>I/O                   | 2 | Bi-directional serial I/O<br>DS+/DS- when M/S=1<br>CKS+/CKS- when M/S=0 |  |  |  |  |
| Supply Signals         |                                         |   | •                                                                       |  |  |  |  |
| VDDP                   | Supply                                  | 1 | Power supply for parallel I/O and internal circuitry.                   |  |  |  |  |
| VDDS                   | Supply                                  | 1 | Power supply for serial I/O.                                            |  |  |  |  |
| VDDA                   | Supply                                  | 1 | Power supply for internal bit clock generator.                          |  |  |  |  |
| GND                    | Supply                                  | 2 | Ground Pins:<br>BGA - C1, D2, E3;<br>MLP - center pad, 12               |  |  |  |  |

Notes:

1. () Indicate the operation of the pin when operating as a slave device. {} Indicate SPI Mode functionality. ({}) Slave Mode and SPI mode functionality except as noted.

2. Serial I/O signals are swapped on the slave so system traces do not have to cross between master and slave.

А

В

С

D

Е

F

G

 $\bigcirc$ 

 $\bigcirc$ 

 $\bigcirc$ 

 $\bigcirc$  $\bigcirc$ 

 $\odot$  $\odot$ 

 $\bigcirc$  $\odot$ 

 $\bigcirc$  $\bigcirc$ 

|                    |            | 5mr<br>tch) | •          |            |   | Pin Assignments |                   |                 |                  |                   |                   |
|--------------------|------------|-------------|------------|------------|---|-----------------|-------------------|-----------------|------------------|-------------------|-------------------|
| 1 2                | 3          | 4           | 5          | 6          |   | 1               | 2                 | 3               | 4                | 5                 | 6                 |
| $\circ \circ$      | $\bigcirc$ | $\bigcirc$  | $\bigcirc$ | े          |   | R/W             | {SDAT}<br>CNTL[4] | CNTL[2]         | STRB0<br>(WCLK0) | DP[17]            | DP[16]            |
| $\circ \circ$      | $\bigcirc$ | $\bigcirc$  | $\bigcirc$ | $\bigcirc$ | В | CKSEL<br>(H)    | {SCLK}<br>CNTL[5] | CNTL[3]         | STRB1<br>(WCLK1) | DP[15]            | DP[14]            |
| $\circ \circ$      | $\bigcirc$ | $\bigcirc$  | $\bigcirc$ | $\odot$    | с | GND             | VDDP              | CNTL[1]         | CNTL[0]          | DP[13]            | DP[12]            |
| $\circ \circ$      | $\bigcirc$ | $\bigcirc$  | $\bigcirc$ | $\bigcirc$ | D | CKS+<br>(DS+)   | GND               | M/S             | DP[11]           | DP[9]             | DP[10]            |
| $\circ \circ$      | $\bigcirc$ | $\bigcirc$  | $\bigcirc$ | $\bigcirc$ | E | CKS-<br>(DS-)   | VDDS              | GND             | DP[2]            | DP[7]<br>({SDAT}) | DP[8]             |
| $\supset \bigcirc$ | $\bigcirc$ | $\bigcirc$  | $\bigcirc$ | $\bigcirc$ | F | DS-<br>(CKS-)   | VDDA              | PAR/SPI         | DP[0]            | DP[4]             | DP[6]<br>({SCLK}) |
| $\supset \bigcirc$ | $\bigcirc$ | $\bigcirc$  | $\bigcirc$ | $\odot$    | G | DS+<br>(CKS+)   | /RES              | /STBY<br>(SLEW) | DP[1]            | DP[3]             | DP[5]             |





MLP Pin Assignments (40 Pins, 6x6mm, .5mm Pitch, Top View) Figure 3.

# **System Control Pins**

(M/S) Master / Slave Selection: A given device can be configured as a master or slave device based on the state of the M/S pin.

#### Table 1. Master/Slave

| M/S | Configuration |
|-----|---------------|
| 0   | Slave Mode    |
| 1   | Master Mode   |

(PAR/SPI) SPI Mode Selection: The PAR/SPI signal configures STRB0(WCLK0) for SPI mode write operation. STRB1(WCLK1) always operates in parallel mode. Control signals CNTL[5:0] all pass in SPI mode. In SPI mode, the SCLK signal is used to strobe the serializer. SPI mode supports SPI writes only.

#### Table 2. Channel 0 PAR/SPI Configuration

| PAR<br>/SPI | M/S=1 MASTER                              | M/S=0 SLAVE                                               |
|-------------|-------------------------------------------|-----------------------------------------------------------|
| 0           | SDAT=CNTL[4]<br>SCLK=CNTL[5]<br>/CS=STRB0 | SDAT=DP[7] & CNTL[4]<br>SCLK=DP[6] & CNTL[5]<br>/CS=WCLK0 |
| 1           | Parallel Mode                             | Parallel Mode                                             |

**(CKSEL) Strobe Selection Signal:** The CKSEL signal exists only on the master device and determines which strobe signal is active. The active strobe signal is selected by CKSEL and PAR/SPI inputs.

#### Table 3. PAR/SPI

| PAR<br>/SPI | CKSEL | Master<br>Strobe<br>Source | Slave Strobe<br>Source |
|-------------|-------|----------------------------|------------------------|
| 0           | 0     | CNTL[5]                    | DP[6] & CNTL[5]        |
| 0           | 1     | STRB1                      | WCLK1                  |
| 1           | 0     | STRB0                      | WCLK0                  |
| 1           | 1     | STRB1                      | WCLK1                  |

(/RES, /STBY) Reset and Standby Mode Functionality: Reset and standby mode functionality is determined by the state of the /RES and /STBY signals for the master device and the /RES and internal standby-detect signal for the slave device. The /RES control signal has a filter that rejects spurious pulses on /RES.

#### **Table 4. Reset and Standby Modes**

| ······································ |                      |                |                                |  |  |  |  |
|----------------------------------------|----------------------|----------------|--------------------------------|--|--|--|--|
| /RES                                   | /STBY <sup>(3)</sup> | Master         | Slave                          |  |  |  |  |
| 0                                      | Х                    | Reset Mode     | Reset Mode                     |  |  |  |  |
| 1                                      | 0                    | Standby Mode   | Standby<br>Mode <sup>(3)</sup> |  |  |  |  |
| 1                                      | 1                    | Operating Mode | Operating<br>Mode              |  |  |  |  |

Note:

3. The slave device is put into standby mode through control signals sent from the master device.

#### Table 5. Reset and Standby Mode States

| Pin                      | Master<br>Reset / Standby | Slave<br>Reset | Slave<br>Standby |  |  |  |  |  |
|--------------------------|---------------------------|----------------|------------------|--|--|--|--|--|
| DP[17:0]                 | Disabled                  | Low            | Last data        |  |  |  |  |  |
| CNTL[5:0]                | Disabled                  | Low            | Last data        |  |  |  |  |  |
| STRB[0:1]<br>(WCLK[0:1]) | Disabled                  | High           | High             |  |  |  |  |  |

**(SLEW) Slew Control:** The slew control operates only when in slave mode. This signal changes the edge rate of the DP[17:0], CNTL[5:0], R/W, WCLK1, and WCLK0 signals to optimize edge rate for the load being driven. Master read mode outputs have "slow" edge rates.

### Table 6. Slew Rate Control

| /STBY (SLEW) | Slave M/S=0 |
|--------------|-------------|
| 0            | "Slow"      |
| 1            | "Fast"      |

### LV-CMOS I/O Signals

### **System Control Signals**

The system control signals consist of M/S, /RES, /STBY(SLEW), PAR/SPI, and CKSEL. For connectivity flexibility, these signals are over-voltage tolerant to the maximum supply voltage connected to the device. This allows these signals to be tied HIGH to either a V<sub>DDS</sub> or V<sub>DDP</sub> supply without static current consumption. These signals are all LV-CMOS inputs and should never be allowed to float.

### **Parallel I/O Signals**

The parallel data port signals consist of the DP[17:0], CNTL[5:0], R/W, and STRB1(0)(WCLK1(0)) signals. These signals have built-in voltage translation, allowing the signals of the master and slave to be connected to different  $V_{DDP}$  supply voltages.

### Serial I/O Signals

### CTL I/O Technology

The serial I/O is implemented using Fairchild's proprietary differential CTL I/O technology. During data transfers, the serial I/O are powered up to a normal operating mode around .5V. Upon completion of a data transfer, the serial I/O goes to a lower power mode around  $V_{\text{DDS}}$ .

### Serial I/O Orientation Logic

The serial I/O signal traces should not cross between the master and the slave. The pin locations have been designed to eliminate the need to cross traces. See Table 7, Figure 4 and Figure 5.

#### Table 7. Serial Pin Orientation

|         | Master (M/S=1) (Pad/Pin #) |      |     |     | Slave (M/S=0) (Pad/Pin #) |      |     |     |
|---------|----------------------------|------|-----|-----|---------------------------|------|-----|-----|
| Package | CKS+                       | CKS- | DS- | DS+ | CKS+                      | CKS- | DS- | DS+ |
| MLP     | 2                          | 3    | 6   | 7   | 7                         | 6    | 3   | 2   |
| BGA     | D1                         | E1   | F1  | G1  | G1                        | F1   | E1  | D1  |



### Master/Slave READ/WRITE transactions

During a write data transfer, DP[17:0], CNTL[5:0], R/W, and CKSEL are serialized and transmitted by the master to the slave. The slave receives the signals, outputs the data and control signals, and generates either a WCLK0 or WCLK1 pulse based on the value of CKSEL. The CKSEL signal must remain stable throughout the transaction.

Read transactions have two phases: The Read-Control Phase, where CNTL[5:0], R/W, CKSEL are transmitted to the deserializer; and the Read-Data Phase, where the DP[17:0] signals of the slave are read and transmitted back to the master device. The slave device generates its own strobe signal for latching in the data. Slave data must be valid prior to the WCLKn signal going HIGH.

#### Master Serializer Operation (Read Control Phase)

When the R/W signal is asserted HIGH and the STROBE signal transitions LOW, the Read-Control Phase of the read cycle is initiated. The R/W signal must not transition until the READ cycle completes. For a READ transaction, only eight control signals are captured. The 18 DP bits are ignored during the READ operation. The following sequence must occur for data to be serialized properly:

Microcontroller Read Sequence (Read-Control Phase):

- 1. Selects input strobe source (CKSEL= 0 or 1).
- 2. CPU sends signals (R/W=1, CKSEL, CNTL[5:0]).
- 3. STROBE Signal transitions LOW.
- 4. Captures control bits.
- 5. Device leaves burst standby mode.
- 6. Serializes and sends control bits.
- 7. Serializer turns around serial I/O waiting for data.

#### Slave Deserializer Operation (Read-Control Phase) Microcontroller Read Sequence (Read-Control Phase):

- 1. Deserializer leaves burst standby mode.
- 2. Begins receiving valid serial stream.

- 3. Captures data from serial transfer.
- 4. Turns around serial I/O.
- 5. Internally decodes that this is a READ transaction and the WCLK to use.
- 6. Outputs control signals, 3-state DP data bus.
- 7. Outputs falling edge of WCLK pulse.

#### Slave Serializer Read Operation (Read-Data Phase)

The slave serializer is enabled on the tail end of the Read-Control Phase of operation. The operation of the serializer is identical to the master serialization except that the strobe signal is generated internally and only the data bits DP[17:0] are captured.

Microcontroller Read Sequence (Read-Data Phase):

- 1. Display device outputs data onto DP bus on falling edge of WCLK.
- 2. Captures parallel data on generated rising edge of WCLK signal.
- 3. Serializes data stream.
- 4. DP signals are sent.
- 5. CNTL signals are sent as 0.
- 6. Turns serial I/O around, awaiting next transaction.

#### Master Deserializer Read Operation (Read-Data Phase):

Initially the deserializer is in low-power operation. The deserializer wakes up when it detects CKSO+ and CKSO- transition from LOW to normal operating range.

Microcontroller Read Sequence (Read-Data Phase):

- 1. Master deserializer wakes up when the CKSI+ and CKSI- signals reach valid levels.
- 2. Begins receiving valid serial stream.
- 3. Outputs data DP[17:0].
- 4. Turns serial I/O around and goes to burst standby mode.
- 5. Processor asserts rising edge of strobe signal to capture data.

### **SPI WRITE transaction**

SPI mode is activated by asserting the PAR/SPI signal low on both the master and slave device. A SPI write is only performed when CKSEL=0. During a SPI transaction, SCLK must be connected to CNTL[5] and is the strobe source for serialization. SDAT is assumed to be on CNTL[4] and all of the remaining control signals and STRB0 are serialized. STRB0 should be connected to the SPI mode chip select.

On the rising edge of SCLK, all eight control signals (CNTL[5:0], R/W, CKSEL) are captured and serialized. The data signals are not sent. The /CS signal on STRB0 is captured in bit position CNTL[5]. The deserializer captures the serial stream and outputs it to the parallel port.

As shown in Table 2, SDAT and SCLK are output on multiple pins. The DP[7] and DP[6] connections can be used for displays with dual-mode operation and the data pins are multiplexed with the SPI signals. CNTL[5] and CNTL[4] signals can be used when the signals are not multiplexed.



## Application Diagrams (Continued)



- Shared data pin SDAT; SCLK connections on sub-display.
- 5. Assumes BGA die on display.
- 6 Pin numbers for BGA package





## Application Diagrams (Continued)



Displays selected via the chip s
 Pin numbers for BGA package.



### **Additional Application Information**

**Flex Cabling:** The serial I/O information is transmitted at a high serial rate. Care must be taken implementing this serial I/O flex cable. The following best practices should be used when developing the flex cabling or Flex PCB.

- Keep all four differential Serial Wires the same length.
- Do not allow noisy signals over or near differential serial wires.
  Example: No LVCMOS traces over differential serial wires.
- Use only one ground plane or wire over the differential serial wires. Do not run ground over top and bottom.
- Design goal of 100-ohms differential characteristic impedance.
- Do not place test points on differential serial wires.
- Use differential serial wires a minimum of 2cm away from the antenna.
- For additional applications notes or flex guidelines see your sales rep or contact Fairchild directly.

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                               | Min. | Max.                  | Unit |
|------------------|-----------------------------------------|------|-----------------------|------|
| V <sub>DD</sub>  | Supply Voltage                          | -0.5 | +3.6                  | V    |
|                  | All Input/Output Voltage                | -0.5 | V <sub>DDP</sub> +0.5 | V    |
| T <sub>STG</sub> | Storage Temperature Range               | -65  | 150                   | °C   |
| TJ               | Maximum Junction Temperature            |      | +150                  | °C   |
| TL               | Lead Temperature (soldering, 4 seconds) |      | +260                  | °C   |
|                  | IEC 61000 Board Level                   |      | 15                    | kV   |
| ESD              | HBM, 1.5kΩ, 100pF                       |      | 8.5                   | kV   |
| ESD              | HBM, 1.5kΩ, 100pF, Serial I/0 pins      |      | 14.5                  | kV   |
|                  | MM, 0Ω, 200pF                           |      | 400                   | V    |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                   | Parameter             | Min. | Max.               | Unit |
|--------------------------|-----------------------|------|--------------------|------|
| $V_{DDA}, V_{DDS}^{(4)}$ | Supply Voltage        | 2.5  | 3.0                | V    |
| V <sub>DDP</sub>         | Supply Voltage        | 1.6  | V <sub>DDA/S</sub> | V    |
| T <sub>A</sub>           | Operating Temperature | -30  | +70                | °C   |

Note:

4.  $V_{DDA}$  and  $V_{DDS}$  supplies must be hardwired together to the same power supply.  $V_{DDP}$  must be less than or equal to  $V_{DDA}/V_{DDS}$ .

# DC Electrical Characteristics – LV CMOS I/Os

Values are provided for over-supply voltage and operating temperature ranges unless otherwise specified.

| Symbol          | Parameter                                                       | Test Conditions                 | Min.                   | Max.                   | Units |
|-----------------|-----------------------------------------------------------------|---------------------------------|------------------------|------------------------|-------|
| V <sub>IH</sub> | Input High Voltage                                              |                                 | 0.7 x V <sub>DDP</sub> | V <sub>DDP</sub>       | V     |
| V <sub>IL</sub> | Input Low Voltage                                               |                                 | GND                    | $0.3 \times V_{DDP}$   | V     |
| V               | Output High Voltage                                             | SLEW=0 I <sub>OH</sub> = -250µA | 0.0.4.1/               |                        | V     |
| V <sub>OH</sub> | Output High Voltage                                             | SLEW=1 I <sub>OH</sub> = -1mA   | 0.8 x V <sub>DDP</sub> |                        | v     |
| V               | Output High VoltageSLEW=0 $I_{OL}$ = 250µASLEW=1 $I_{OL}$ = 1mA |                                 | 0.2 x V                | V                      |       |
| V <sub>OL</sub> |                                                                 | SLEW=1 I <sub>OL</sub> = 1mA    |                        | 0.2 x V <sub>DDP</sub> | v     |
| I <sub>IN</sub> | Input Current                                                   |                                 | -5                     | 5                      | μA    |

### **DC Serial I/O Characteristics**

Values are provided for over-supply voltage and operating temperature ranges, unless otherwise specified.

| Symbol              | Parameter                                   | Test Conditions                                                | Min. | Тур.             | Max. | Units |
|---------------------|---------------------------------------------|----------------------------------------------------------------|------|------------------|------|-------|
| I <sub>ODH1</sub>   | Active Output HIGH Source Current           | M/S=1, R/W=0,V <sub>OS</sub> =0.7V                             |      | 1.5              |      | mA    |
| I <sub>ODL1</sub>   | Active Output LOW Sink Current              | M/S=1, R/W=0, V <sub>OS</sub> =0.7V                            |      | 0.8              |      | mA    |
| I <sub>ODSTBY</sub> | Standby Burst Output HIGH Source<br>Current | M/S=1, R/W=0, V <sub>OS</sub> =1.0V                            |      | 130              |      | μA    |
| V <sub>STBY</sub>   | Output Voltage in Standby or Reset          | M/S=1, /RST=1, /STBY=0<br>I <sub>OH</sub> =-100μA              |      | V <sub>DDS</sub> |      | V     |
| $V_{GO}$            | Input Voltage Ground Offset                 | Relative to Driver                                             |      | 0                |      | V     |
|                     |                                             | M/S=0, /RST=0                                                  |      |                  |      |       |
| R <sub>TERM</sub>   | Termination Resistor                        | Internal R <sub>TERM</sub><br>CKS+(DS+)=0.9V<br>CKS-(DS-)=0.8V | 125  | 150              | 175  | Ω     |

Note:

5. Actual application cable is terminated with  $150\Omega$  on both sides.

| uSerDes <sup>⊤</sup>      |
|---------------------------|
| TM FIN324C -              |
|                           |
| 24-Bit Ultra-Low Power Se |
| Power                     |
| erializer                 |
| Deserializer              |
| Supporting                |
| J Single ar               |
| nd Dual                   |

Ч

### **Power Characteristics**

| Symbol                       | Parameter                             | Test Conditions                                                                                                            | Test Conditions |  | Тур. | Max. | Units |
|------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|--|------|------|-------|
|                              | Dynamic                               | V <sub>DDA/S</sub> =2.75V, M/S=1,                                                                                          | 5.44MHz         |  | 4    |      |       |
| $I_{\text{DYN}\_\text{SER}}$ | Current of                            | V <sub>DDP</sub> =1.8V, /STBY=1,                                                                                           | 12.00MHz        |  | 7    |      | mA    |
|                              | Master Device                         | /RES=1                                                                                                                     | 15.00MHz        |  | 8    |      |       |
|                              | Dynamic                               | amic V <sub>DDA/S</sub> =2.75V, M/S=0                                                                                      |                 |  | 5    |      |       |
| I <sub>DYN_DES</sub>         | Current of                            | V <sub>DDP</sub> =1.8V, /STBY=1, [1]                                                                                       | 12.00MHz        |  | 8    |      | mA    |
| Sla                          | Slave Device                          |                                                                                                                            | 15.00MHz        |  | 10   |      |       |
| I <sub>BRST_M</sub>          | Burst Standby<br>Current of<br>Master | V <sub>DDA/S</sub> =2.75V, V <sub>DDP</sub> =1.8V, M/S=1,<br>/STBY=1, /RST=1, No STROBE Signal,<br>C <sub>1</sub> =0pF     |                 |  | 1.1  |      | mA    |
| I <sub>BRST_S</sub>          | Burst Standby<br>Current of<br>Slave  | $V_{DDA/S}$ =2.75V, $V_{DDP}$ =1.8V, M/S=0,<br>/STBY=1, /RST=1, No STROBE Signal,<br>C <sub>L</sub> =0pF                   |                 |  | 1.8  |      | mA    |
| I <sub>STBY</sub>            | Standby<br>Current                    | Serializer or Deserializer<br>V <sub>DDS/A</sub> =V <sub>DDP</sub> =3.0V, /STBY=0, /<br>STRB1=5.44MHz, C <sub>L</sub> =0pF | RST=1,          |  |      | 10   | μA    |

# **AC Operating Characteristics**

Values are provided for over-supply voltage and operating temperature ranges, unless otherwise specified.

| Symbol                          | Parameter                           | Test Conditions                                                           | Min. | Тур. | Max. | Units |
|---------------------------------|-------------------------------------|---------------------------------------------------------------------------|------|------|------|-------|
| f <sub>WSTRB0</sub>             | Write Strobe Frequency              | CKSEL=0 STRB0 (PRS1)                                                      | 0    |      | 8    | MHz   |
| f <sub>WSTRB1</sub>             | Write Strobe Frequency              | CKSEL=1 STRB1                                                             | 0    |      | 15   | MHz   |
| f <sub>RSTRB</sub>              | Read Strobe Frequency               |                                                                           | 0    |      | 2    | MHz   |
| t <sub>R</sub> , t <sub>F</sub> | Input Edge Rates <sup>(6)</sup>     |                                                                           |      |      | 40   | ns    |
| t <sub>s1</sub>                 | Write Mode Setup Time               | DP before STRBn ↑, See Figure 11                                          | 5    |      |      | ns    |
| t <sub>H1</sub>                 | Write Mode Hold Time                | DP after STRBn ↑, See Figure 11                                           | 15   |      |      | ns    |
| t <sub>s2</sub>                 | READ Mode Setup Time                | R/W, CNTL before STRBn ↓<br>See Figure 12                                 | 0    |      |      | ns    |
| t <sub>H2</sub>                 | READ Mode Hold Time                 | R/W, CNTL after STRBn ↓<br>See Figure 12                                  | 16   |      |      | ns    |
| t <sub>s-strb</sub>             | CKSEL to STRBn Setup<br>Time        | CKSEL before active edge STRBn <sup>(7)</sup><br>See Figure 13, Figure 14 | 50   |      |      | ns    |
| t <sub>skew_ds-cks</sub>        | Allowed DS-CKS Input<br>Signal Skew | Deserializer Mode<br>Max. Internal Oscillator Frequency<br>See Figure 18  | -150 | 0    | 150  | ps    |

Notes:

6. Characterized, but not production tested.

7. Active edge of strobe is the rising edge for a write transaction and the falling edge for a read transaction.

# AC Deserializer Specifications

Values are provided for over-supply voltage and operating temperature ranges, unless otherwise specified.

| Symbol                            | Parameter                                 | Test Conditions                                             | Min. | Тур. | Max. | Units |
|-----------------------------------|-------------------------------------------|-------------------------------------------------------------|------|------|------|-------|
|                                   | Output Edge Rates of                      | SLEW=0, CL=5pF 20% to 80% <sup>(8)</sup>                    | 8    |      | 17   |       |
| t <sub>R0</sub> , t <sub>F0</sub> |                                           | SLEW=0; C <sub>L</sub> =10pF 30% to 70% <sup>(8)</sup>      |      |      | 12   | ns    |
|                                   |                                           | SLEW=1, C <sub>L</sub> =5pF 20% to 80% <sup>(8)</sup>       |      |      | 10   |       |
|                                   | Output Edge Rates of R/W,                 | SLEW=0, C <sub>L</sub> =5pF 20% to $80\%^{(8)}$             | 8    |      | 22   |       |
| t <sub>R1</sub> , t <sub>F1</sub> | DP[17:0] CNTL[5:0]                        | SLEW=0; C <sub>L</sub> =10pF 30% to 70% <sup>(8)</sup>      |      |      | 12   | ns    |
|                                   |                                           | SLEW=1, C <sub>L</sub> =5pF 20% to 80% <sup>(8)</sup>       |      |      | 17   |       |
| t <sub>cs</sub>                   | CNTL[5:0],R/W to Falling<br>Edge of WCLKn | M/S=0 <sup>(9)</sup> , See Figure 15                        | 0    | 4    |      | ns    |
| t <sub>PDV-WR0</sub>              | DP, CNTL to WCLK0 ↑                       | PAR/SPI=1 <sup>(9)</sup> , See Figure 15                    | 50   | 60   |      | ns    |
| t <sub>PDV-WR1</sub>              | DP, CNTL to WCLK1 ↑                       | PAR/SPI=1 <sup>(9)</sup> , See Figure 15                    | 18   | 24   |      | ns    |
| t <sub>PDV-RD</sub>               | CNTL to WCLKn ↑                           | PAR/SPI=1 <sup>(9)</sup> , See Figure 17                    | 200  | 224  |      | ns    |
| t <sub>PDV-SPI</sub>              | Data, CNTL to SCLK ↑                      | PAR/SPI=0 <sup>(9)</sup> , See Figure 16                    | 40   | 60   |      | ns    |
| t <sub>PWL-WR0</sub>              | WCLK0 Pulse Width Low<br>Write Mode       | M/S=0, R/W=0, PAR/SPI=1 <sup>(9,10)</sup><br>See Figure 15  | 50   | 56   |      | ns    |
| t <sub>PWL-WR1</sub>              | WCLK1 Pulse Width Low<br>Write Mode       | M/S=0, R/W=0, PAR/SPI=1 <sup>(9,10)</sup><br>See Figure 15  | 18   | 20   |      | ns    |
| t <sub>PWL-RD</sub>               | Pulse Width Low of WCLK<br>Read Mode      | M/S=0, R/W=1, PAR/SPI=1 <sup>(9,10)</sup><br>See Figure 17  | 200  | 220  |      | ns    |
| t <sub>PWL-SPI</sub>              | Pulse Width Low of WCLK<br>SPI Mode       | M/S=0, R/W=0, PAR/SPI=0 <sup>(9, 10)</sup><br>See Figure 16 | 40   | 56   |      | ns    |

Notes:

8. Characterized, but not production tested.

9. Indirectly tested through serial clock frequency and serial data bit tests.

10. Pulse width low WCLKn measurements are measured at 30% of VDDP. Measurements apply when SLEW=0 or SLEW=1.

| AC | Data | Laten | cies |
|----|------|-------|------|
|    |      |       |      |

| Symbol              | Parameter            | Test Conditions                                         | <b>Typ.</b> <sup>(13)</sup> | Max. | Units |
|---------------------|----------------------|---------------------------------------------------------|-----------------------------|------|-------|
| t <sub>PD-WR0</sub> | Write Latency        | WRITE Mode, CKSEL=0 <sup>(11,12)</sup><br>See Figure 15 | 147                         |      | ns    |
| t <sub>PD-WR1</sub> | Write Latency        | WRITE Mode, CKSEL=1 <sup>(11,12)</sup><br>See Figure 15 | 111                         |      | ns    |
| t <sub>PD-RD</sub>  | Total Read Latency   | READ Mode <sup>(11,14)</sup><br>See Figure 17           | 340                         | 480  | ns    |
| t <sub>PD-RDC</sub> | Read Control Latency | READ Mode <sup>(11,15)</sup><br>See Figure 17           | 276                         |      | ns    |
| t <sub>PD-RDD</sub> | Read Data Latency    | READ Mode <sup>(11,16)</sup><br>See Figure 17           | 84                          |      | ns    |
| t <sub>PD-SPI</sub> | SPI Write Latency    | SPI-WRITE Mode <sup>(11,17)</sup><br>See Figure 16      | 115                         |      | ns    |

#### Notes:

- 11. Minimum times occur with maximum oscillator frequency. Maximum times occur with minimum oscillator frequency.
- 12. Write latency is the sum of the delay through the master serializer and slave deserializer, plus the flight time across the flex cable and I/O propagation delays.
- 13. Assumes propagation delay across the flex cable and through the I/Os of 20ns.
- 14. Total read latency t<sub>PD-RD</sub> is the sum of the Read-Control Phase latency (t<sub>PD-RDC</sub>) and the Read-Data Phase latency (t<sub>PD-RDD</sub>). t<sub>PD-RD</sub> = t<sub>PD-RDC</sub>+ t<sub>PD-RDD</sub>.
- 15. Read-Control latency is the sum of the delay through the master serializer and slave deserializer, plus flex cable flight times and I/O propagation delays.
- 16. Read Data latency is the sum of the delay through the slave serializer and master deserializer, plus flex cable flight times and I/O propagation delays.
- 17. SPI–Write latency is the sum of the delay through the master serializer and slave deserializer, plus the flight time across the flex cable and I/O propagation delays.

# **AC Oscillator Specifications**

| Symbol                | Parameter                                      | Test Conditions                                                         | Min. | Тур. | Max. | Units |
|-----------------------|------------------------------------------------|-------------------------------------------------------------------------|------|------|------|-------|
| f <sub>OSC</sub>      | Serial Operating<br>Frequency                  |                                                                         | 240  | 275  | 310  | MHz   |
| t <sub>osc-sтву</sub> | Oscillator Stabilization<br>Time After Standby | V <sub>DDA</sub> =V <sub>DDS</sub> =2.75V<br>/RES=1, /STBY ↑ Transition |      | 15   | 30   | μs    |
| t <sub>osc-res</sub>  | Oscillator Stabilization<br>Time After Reset   | V <sub>DDA</sub> =V <sub>DDS</sub> =2.75V<br>/STBY=1, /RES ↑ Transition |      | 30   | 50   | μs    |

| Ω                    |
|----------------------|
| Ō                    |
| 5                    |
| N<br>کر              |
| SerDes <sup>Tr</sup> |
| l ⊶                  |
| M                    |
|                      |
|                      |
| <b>~</b>             |
| ω                    |
| 2                    |
| 5                    |
|                      |
|                      |
|                      |
| Ň                    |
| +                    |
| Π                    |
| I-Bit UI             |
| ć                    |
|                      |
| 4                    |
| ai                   |
| L –                  |
| Ultra-Lo             |
| š                    |
| <                    |
| Τ                    |
| 0                    |
| ٤                    |
| ē                    |
| ower S               |
| S                    |
| Ō                    |
| Ξ.                   |
| a                    |
| E                    |
|                      |
| Ť                    |
|                      |
| 2                    |
| 1 co                 |
| ő                    |
| ĽŽ.                  |
| 8                    |
| E                    |
| N                    |
| P P                  |
| -                    |
| ပ္ခ                  |
|                      |
| 0                    |
| 0                    |
| Q                    |
| <b>∃</b> .           |
| 5                    |
| Ō                    |
| 1                    |
| <u> </u>             |
| 5                    |
| B                    |
|                      |
| 9                    |
| le                   |
| le ai                |
| le and               |
| le and               |
| le and D             |
| le and Du            |
| le and Dua           |

# AC Reset and Standby Timing

| Symbol                 | Parameter                                             | Test Conditions                                             | Min. | Тур. | Max. | Units |
|------------------------|-------------------------------------------------------|-------------------------------------------------------------|------|------|------|-------|
| $t_{\text{VDD-OFF}}$   | Power Down Relative to /RES <sup>(18)</sup>           | See Figure 20                                               | 20   |      |      | μs    |
| t <sub>strb-res</sub>  | /RES after last<br>STRBn ↑                            | M/S=0 or 1, /STBY=1, R/W=0 <sup>(19)</sup><br>See Figure 20 | 0    |      |      | ns    |
| t <sub>STRB-STBY</sub> | Standby time after last strobe                        | M/S=0 or 1, /STBY=1 <sup>(20)</sup><br>See Figure 20        | 200  |      |      | ns    |
| t <sub>RES-OFF</sub>   | Master/Slave Reset<br>Disable Time                    | M/S=1 /STBY=1, /RES=↓<br>See Figure 20                      |      | 15   | 20   | μs    |
| t <sub>vdd-skew</sub>  | Allowed Skew between $V_{DDP}$ and $V_{DDA/S}^{(21)}$ | Figure 19                                                   | -∞   |      | +∞   | ms    |
| t <sub>vdd-res</sub>   | Minimum Reset Low Time After $V_{DD}$ Stable          | M/S=0 /STBY=1, /RES=↑ <sup>(22)</sup><br>See Figure 19      | 20   |      |      | μs    |
| t <sub>RES-STBY</sub>  | /STBY Wait Time<br>After /RES ↑                       | M/S=1 /RES=1, /STBY=↓<br>See Figure 19                      | 20   |      |      | μs    |
| t <sub>DVALID</sub>    | /STBY to Active Edge<br>of Strobe                     | M/S=0 /RES=1 <sup>(23)</sup><br>See Figure 19               | 30   |      |      | μs    |

#### Notes:

18. Timing allows the device to completely reset prior to powering down.

19. Internal reset on the filter allows assertion prior to completion of read or write date transfer.

20. Timing ensures that last write transaction is complete prior to going into standby.

21. V<sub>DDA/S</sub> must power up together. V<sub>DDP</sub> may power-up relative to V<sub>DDA/S</sub> in any order without static power being consumed. Guaranteed by characterization.

22. /RES signal should be held low for minimum time specified after supplies go HIGH. It is recommended that /RES be held low during the power supply ramp.

23. STRBn must be held off until internal oscillator has stabilized.











µSerDes<sup>™</sup> FIN324C



SEMICONDUCTOR

### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

#### ACFx®

Across the board. Around the world.™ ActiveArrav™ Bottomless™ Build it Now™ CoolFET™ CROSSVOLT™ CTL™ Current Transfer Logic™ DOME™ E<sup>2</sup>CMOS™ **EcoSPARK**<sup>®</sup> EnSigna™ FACT Quiet Series™ **FACT**<sup>®</sup> FAST® FASTr™ FPS™ **FRFET**® GlobalOptoisolator™ GTO™

HiSeC™ i-Lo™ ImpliedDisconnect<sup>™</sup> IntelliMAX™ ISOPLANAR™ MICROCOUPLER™ MicroPak™ MICROWIRE™ MSX™ MSXPro™ OCX™ OCXPro™ **OPTOLOGIC<sup>®</sup> OPTOPLANAR**<sup>®</sup> PACMAN™ POP™ Power220® Power247<sup>®</sup> PowerEdae™ PowerSaver™

PowerTrench<sup>®</sup> Programmable Active Droop™ **QFET**<sup>®</sup> QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ RapidConnect™ ScalarPump™ SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ TCM™ The Power Franchise<sup>®</sup> U™

TinyBoost™ TinyBuck™ TinyLogic® TINYOPTO™ TinyPower™ TinyWire™ TruTranslation™ µSerDes™ UHC® UniFET™ VCX™ Wire™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN: NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
  - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                     |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                             |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be<br>published at a later date. Fairchild Semiconductor reserves the right to<br>make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                         |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                            |